-
Notifications
You must be signed in to change notification settings - Fork 0
/
Copy pathDELAYED_CHECK_FLAG.vhd
50 lines (43 loc) · 1.21 KB
/
DELAYED_CHECK_FLAG.vhd
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
----------------------------------------------------------------------------------
-- Company:
-- Engineer:
--
-- Create Date: 04:43:26 04/18/2016
-- Design Name:
-- Module Name: DELAYED_CHECK_FLAG - Behavioral
-- Project Name:
-- Target Devices:
-- Tool versions:
-- Description:
--
-- Dependencies:
--
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
--
----------------------------------------------------------------------------------
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
-- Uncomment the following library declaration if using
-- arithmetic functions with Signed or Unsigned values
--use IEEE.NUMERIC_STD.ALL;
-- Uncomment the following library declaration if instantiating
-- any Xilinx primitives in this code.
--library UNISIM;
--use UNISIM.VComponents.all;
entity DELAYED_CHECK_FLAG is
PORT(CLK_OP : IN STD_LOGIC;
CHECK_FLAG: IN STD_LOGIC_VECTOR(3 DOWNTO 0);
DELAYED_CHECK_FLAG: OUT STD_LOGIC_VECTOR(3 DOWNTO 0)
);
end DELAYED_CHECK_FLAG;
architecture Behavioral of DELAYED_CHECK_FLAG is
begin
PROCESS(CLK_OP)
BEGIN
IF RISING_EDGE(CLK_OP) THEN
DELAYED_CHECK_FLAG<=CHECK_FLAG;
END IF;
END PROCESS;
end Behavioral;