Closed
Description
Hi,
During some trials on F1, I get this error, which doesn't seem to be related at all to our logic in the CL:
ERROR: [Constraints 18-4430] On the boundary net static_sh/SH_DEBUG_BRIDGE/inst/bsip/inst/tck, the routing branch between node INT_X72Y4/CTRL_E5 and node CMT_L_X72Y240/CLK_BUFGCE_82_CLK_OUT does not contain Part
Pin LOC. In Dynamic Function eXchange (DFX) flow, the routing branch between static logic and reconfigurable logic must have PartPin LOC.
Looking in the device, we see that the net which goes from the SHELL ends in the CL:
And it ends in a flop sampling the tck wire:
I couldn't find any way in online documentation how to bypass this error.
Is this error familiar to you?
What should we do to resolve it?
Thanks!
Metadata
Metadata
Assignees
Labels
No labels